PVT Variation Aware Low Power Vedic Multiplier Design For DSPs on FPGA

PVT Variation Aware Low Power Vedic Multiplier Design For DSPs on FPGA

EnglishPaperback / softbackPrint on demand
Goswami, Kavita
LAP Lambert Academic Publishing
EAN: 9783659629358
Print on demand
Delivery on Friday, 21. of February 2025
€57.92
Common price €64.36
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Banská Bystrica
not available
Oxford Bookshop Bratislava
not available
Oxford Bookshop Košice
not available

Detailed information

As the communication and signal processing industries are proliferating the demand for the multipliers is continuously increasing at a rapid rate. For researchers, to develop high speed and power efficient multiplier has been a grave matter of concern. Reduction in the power consumption and delay of a multiplier circuitry is expected to cause a revolution in the field of electronics and communication.The performance of system is generally determined by the performance of the multiplier because the multiplier is generally the slowest element in the system. Hence, optimizing the speed and power consumption of the multiplier is a major design issue. There is need of development of high speed and low power multiplier for digital signal processing algorithms. From the previous research, it has been concluded that Vedic multiplier are more efficient than conventional multiplier. In this work, low power Vedic multiplier has been proposed.
EAN 9783659629358
ISBN 3659629359
Binding Paperback / softback
Publisher LAP Lambert Academic Publishing
Publication date November 3, 2014
Pages 104
Language English
Dimensions 229 x 152 x 6
Readership General
Authors Goswami, Kavita; Pandey, Bishwajeet