Energy Efficient Design Techniques On FPGA

Energy Efficient Design Techniques On FPGA

EnglishPaperback / softbackPrint on demand
Madhok, Shivani
LAP Lambert Academic Publishing
EAN: 9783659357701
Print on demand
Delivery on Friday, 21. of February 2025
€65.31
Common price €72.57
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Banská Bystrica
not available
Oxford Bookshop Bratislava
not available
Oxford Bookshop Košice
not available

Detailed information

In this book we have designed 64 bit decoder, Internet of things (IoT)enable decoder, Energy Efficient Traffic Light Controller, Sensor based automatic barricades on public railway crossing, mobile charge sensor using LVCMOS IO Standard, Bio- Medical Wrist Watch, Unicode Reader of Greek, Latin and Sindhi, Digital Clock and FIR Filter using Verilog. And, we are using Design Goal, Capacitance Scaling, Frequency Scaling, Thermal Aware Design Approach, Clock Gating, Voltage Scaling, LVCMOS IO Standards, HSTL IO Standards, and SSTL IO Standards. We are using 28nm, 40nm Technology based latest Virtex-6, Kintex-7 and Artix-7 FPGA.We are using XPower Analyzer for Power Estimation and Xilinx for simulation of Hardware Description Language. In summary, we have covered more than 10 different Circuits and 10 different energy efficient technique that will help researcher, learner to learn these technique and apply these technique in their own design in order to make energy efficient design with Verilog.
EAN 9783659357701
ISBN 3659357707
Binding Paperback / softback
Publisher LAP Lambert Academic Publishing
Publication date February 18, 2015
Pages 148
Language English
Dimensions 229 x 152 x 9
Readership General
Authors Madhok, Shivani; Pandey, Bishwajeet