Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip

EnglishHardbackPrint on demand
Meinerzhagen, Pascal
Springer, Berlin
EAN: 9783319604015
Print on demand
Delivery on Tuesday, 10. of December 2024
€101.21
Common price €112.45
Discount 10%
pc
Do you want this product today?
Oxford Bookshop Banská Bystrica
not available
Oxford Bookshop Bratislava
not available
Oxford Bookshop Košice
not available

Detailed information

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

EAN 9783319604015
ISBN 3319604015
Binding Hardback
Publisher Springer, Berlin
Publication date July 14, 2017
Pages 146
Language English
Dimensions 235 x 155
Country Switzerland
Readership Professional & Scholarly
Authors Burg, Andreas; Edri, Noa; Fish, Alexander; Giterman, Robert; Meinerzhagen, Pascal; Teman, Adam
Illustrations IX, 146 p. 84 illus. in color.
Edition 1st ed. 2018